Thermal stability and electrical characteristics of ultrathin hafnium oxide gate dielectric reoxidized with rapid thermal annealing
Byoung Hun Lee, Laegu Kang, Renee Nieh, Wen-Jie Qi, and Jack C. Lee

Citation: Appl. Phys. Lett. 76, 1926 (2000); doi: 10.1063/1.126214
View online: http://dx.doi.org/10.1063/1.126214
View Table of Contents: http://apl.aip.org/resource/1/APPLAB/v76/i14
Published by the American Institute of Physics.

Related Articles
High-quality germanium dioxide thin films with low interface state density using a direct neutral beam oxidation process
Microstructure and dielectric properties of piezoelectric magnetron sputtered w-ScxAl1−xN thin films
Low temperature dielectric dispersion and relaxor like behavior in multiferroic Ba3NbFe3Si2O14
Strain effect on the surface potential and nanoscale switching characteristics of multiferroic BiFeO3 thin films
Elimination of domain backswitching in BiFe0.95Mn0.05O3 thin films by lowering the layer thickness

Additional information on Appl. Phys. Lett.
Journal Homepage: http://apl.aip.org/
Journal Information: http://apl.aip.org/about/about_the_journal
Top downloads: http://apl.aip.org/features/most_downloaded
Information for Authors: http://apl.aip.org/authors

ADVERTISEMENT
Thermal stability and electrical characteristics of ultrathin hafnium oxide gate dielectric reoxidized with rapid thermal annealing

Byoung Hun Lee, Laegu Kang, Renee Nieh, Wen-Jie Qi, and Jack C. Lee

Material Research Center, Mail Code R9950, University of Texas at Austin, Austin, Texas 78712

(Received 8 November 1999; accepted for publication 6 February 2000)

Dielectric properties of ultrathin hafnium oxide reoxidized with rapid thermal annealing (RTA) have been investigated. Capacitance equivalent oxide thickness (CET) of 45 Å hafnium oxide was scaled down to ~10 Å with a leakage current less than 3 × 10^{-2} A/cm^2 at ~1.5 V (i.e., ~2 V below V_{FB}). Leakage current increase due to crystallization was not observed even after 900 °C rapid thermal annealing (RTA), but CET did increase after high temperature RTA due to the interfacial layer growth and possible silicate formation in the HfO_2 film. © 2000 American Institute of Physics.

High-κ gate dielectric materials, such as CeO_2, Y_2O_3, Al_2O_3, Ta_2O_5, ZrO_2, HfO_2, TiO_2, SrTiO_3(STO), and BaSrTiO_3(BST) have been studied as alternatives for SiO_2. The basic idea for using high-κ materials is increasing the film thickness to reduce the tunneling leakage current and improve the reliability while scaling the capacitance equivalent oxide thickness (CET) below the direct tunneling limit of SiO_2.

However, CeO_2, Y_2O_3, and Al_2O_3 do not provide significant advantages over SiO_2 or Si_3N_4 because of the relatively low dielectric constants and ultrathin-κ materials such as STO and BST have been predicted to cause poor short channel effects due to the fringing field induced barrier lowering effect. In addition, most of the high-κ materials (e.g., Ta_2O_5 and TiO_2) are thermally unstable and may form silicides or low-κ interfacial layers when directly contacted with silicon.

Thus, HfO_2 and ZrO_2 are attractive since they are thermodynamically stable in contact with Si. HfO_2, especially, has many desirable properties such as high dielectric constant (~30), high heat of formation (271 kcal/mol), and relatively large band gap (5.68 eV). In addition, HfO_2 is compatible with n^+ polysilicon without any barrier layer and ultrathin HfO_2 with a CET ~11.5 Å has been demonstrated using reactive dc magnetron sputtering. In this letter, we present the electrical and thermal stability characteristics of HfO_2 reoxidized using the rapid thermal annealing (RTA) process. This process turns out to have several advantages over reactive dc sputtering such as excellent CET scalability, lower leakage current, and good interface properties.

Metal–oxide–semiconductor (MOS) capacitor devices with thin HfO_2 gate dielectrics have been fabricated using the following process. First, field oxide was grown on a p-type (100) silicon substrate and patterned with an active area mask. A thin hafnium layer was then deposited using dc magnetron sputtering in Ar ambient at a pressure of 40 mTorr. Sputtering power density for hafnium was 2.47 W/cm^2. The base pressure of the vacuum chamber was 4 × 10^{-7} Torr. These samples were transferred to the RTA chamber and annealed under various conditions (e.g., varying temperature, time, ambients, and chamber purging time). After RTA annealing, a Pt electrode was sputter deposited, patterned, and etched using aqua regia solution (1HNO_3 : 7HCl : 5H_2O) at 80 °C. Sputtering power density for Pt was 2.47 W/cm^2 and process pressure was 20 mT. The active area for the MOS (Pt/HfO_2/Si) capacitor is 5 × 10^{-5} cm^2. The effects of postmetal RTA have also been studied. After gate patterning, the backside of the wafer was etched to expose silicon substrate and metallized with aluminum to reduce the series resistance.

X-ray photoelectron spectroscopy (XPS) and transmission electron microscopy (TEM) were used to study the behavior of Hf–O bonds during the postdeposition annealing. Electrical properties of the MOS capacitor were measured using a HP4194 impedance/gain-phase analyzer and a HP4156A semiconductor parameter analyzer. CET was extracted from an accumulation capacitance measured at 1 MHz, without deducting for the quantum mechanical effect. Since the leakage current under positive bias can be limited by the minority carrier generation, the leakage current was measured at both +1 V and ~1.5 V.

As expected, the oxygen ambient yielded a thicker CET than the nitrogen ambient (Fig. 1). RTA time does not seem to have a strong effect on the CET and the leakage current in a N_2 ambient. Most of the changes in CET and leakage cur-

![FIG. 1. Effect of RTA time at 700 °C on CET and J for various annealing ambients. Physical thickness of HfO_2 film was ~45 Å.](image-url)
rent occur during the first 15 s. In the case of O₂ ambient, the CET increased slightly by extended RTA and the leakage current decreased accordingly.

Well-behaved capacitance–voltage (C–V) characteristics were obtained even after annealing the hafnium layer in the nitrogen ambient (Fig. 2). XPS analysis showed that the hafnium layer deposited in an Ar ambient contained enough oxygen to form HfO₂. Oxygen might be incorporated into the film during the hafnium deposition or transportation to the RTA chamber. The CET of HfO₂ film shown in Fig. 2 is 10.7 Å and the effective dielectric constant is ≈16.4. A slight increase of capacitance at ~2.5 V for 100 kHz is due to the leakage current rather than frequency dispersion. Frequency dispersion of accumulation capacitance measured at ~1 V avoids the error due to the leakage current (Fig. 3). Midgap interface state densities extracted from the high frequency C–V curve using the Terman method were around ~7×10¹⁰ eV⁻¹ cm⁻².

Unlike other metal oxides such as Ta₂O₅, the leakage current of HfO₂ films did not increase after high-temperature RTA (Fig. 3). CET increased as the RTA temperature was increased. The longer N₂ purging time before ramping up the temperature does not have much effect on the CET, but it does reduce the leakage current slightly. The increase of CET is very sensitive to the RTA temperature, which suggests a thermally activated reaction.

Although the slope of J vs CET plot shows a similar trend for both sputter deposited HfO₂ and RTA reoxidized HfO₂ (Fig. 4), the CET of reoxidized HfO₂ could be scaled down below 10 Å, which was not easy for reactive-sputtered HfO₂ (i.e., sputtered in O₂ ambient). Note that the leakage current of HfO₂ with a CET of ~10 Å is still less than 3×10⁻² A/cm² at ~1.5 V and 5×10⁻² A/cm² at +1 V, which satisfies the <4 A/cm² requirement for 100 nm MOS field effect transistors.²

Hysteresis of C–V curves is common for high-k materials and needs to be minimized. The cause of hysteresis for HfO₂ is believed to be due to charge trapping under negative gate bias. Hysteresis of as-deposited HfO₂ was quite large, but could be reduced to a negligible level using post-Pt annealing without any increase in the CET value (Fig. 5). The difference of hysteresis between pre-Pt RTA and post-Pt RTA indicates that about 200 mV of hysteresis is attributable to the damage during Pt deposition.

XPS analysis on 40 Å RTA reoxidized HfO₂ films shows an interesting snap back of the Hf–O peak toward the elemental hafnium peak after 900 °C RTA in nitrogen (Fig. 6). It is not clear whether the peak shift is due to the dissociation of Hf–O bonds or the formation of Hf–Si–O bonds. Such snap back was not observed in an O₂ ambient. Also, the significant increase of Si–O bonds after 900 °C RTA in an O₂ ambient (data not shown) suggests the growth of the interfacial layer.
TEM analysis (data not shown) on sputter deposited HfO$_2$ film showed that the thickness of the interfacial layer was increased to 15 Å after 700 °C, 5 min furnace anneal in N$_2$ ambient from 7 Å after 500 °C. Thus, most of the CET increase is due to the growth of the interfacial layer. The composition of the interfacial layer is believed to be hafnium silicate because the estimated dielectric constant of the interfacial layer is higher than that of SiO$_2$. In fact, this interfacial layer is beneficial in that it reduces the interface state density and improves the reliability.$^5$ The formation of this hafnium silicate interfacial layer is not due to the reaction between hafnium and silicon, but rather due to the oxygen diffused into the HfO$_2$ film during RTA. HfO$_2$ seems to be very transparent for oxygen diffusion.

In summary, HfO$_2$ with CET $\sim$ 10 Å with leakage current $<3 \times 10^{-2}$ A/cm$^2$ at $-1.5$ V was obtained using a simple RTA reoxidation process. Excellent dielectric properties such as high dielectric constant, low leakage current, low interface state density, and good thermal stability indicates that HfO$_2$ is a promising material as an alternative gate dielectric.

FIG. 6. Hafnium peak shift of 40 Å RTA reoxidized HfO$_2$ annealed at various temperatures.

This work has been partially supported by SRC.